| D1 | 1 • | 16 | Vcc |
| Q1 | 2 | 15 | D0 |
| Q0 | 3 | 14 | CP |
| CE | 4 | 13 | RC |
| U/D | 5 | 12 | TC |
| Q2 | 6 | 11 | PL |
| Q3 | 7 | 10 | D2 |
| GND | 8 | 9 | D3 |
| Pin | Symbol | Description |
|---|---|---|
| 1 | D1 | data input |
| 2 | Q1 | counter output |
| 3 | Q0 | counter output |
| 4 | CE | count enable input (active low) |
| 5 | U/D | up/down input |
| 6 | Q2 | counter output |
| 7 | Q3 | counter output |
| 8 | GND | ground |
| 9 | D3 | data input |
| 10 | D2 | data input |
| 11 | PL | parallel load input (active low) |
| 12 | TC | terminal count output |
| 13 | RC | ripple clock output (active low) |
| 14 | CP | clock input (low-to-high, edge-triggered) |
| 15 | D0 | data input |
| 16 | Vcc | supply voltage |
| Parameter | Value | Unit |
|---|---|---|
| Propagation delay, CP to Qn | 22 (74HC/74HCT) | ns |
| Maximum clock frequency | 36 (74HC/74HCT) | MHz |
Note: Data is maintained by an independent source and accuracy is not guaranteed. Check with the manufacturer's datasheet for up-to-date information.